#### THEORY OF OPERATION

#### INTRODUCTION

The reader is assumed to be acquainted with general digital theory for computers. It is also assumed that the reader is familiar with the programming material. He need not be a programmer but he should understand what the individual instructions accomplish.

The broad concepts and the detailed schematics of the KENBAK-1 computer are given. The material is divided into these sections:

Glossary of Signals Block Diagram State Diagram Definition of Circuit Elements

Kenbak-1 Computer Circuit Schematics

The Glossary of Signals is presented first to emphasize that it does exist and that it can be a useful working tool in studying other aspects of the presentation. However, it is a reference section and not a fundamental mode for presenting ideas. The local reference in the Glossary is the schematic page number where that signal originates.

-9-

| Name | Local<br>Reference | Definition or Comment                                                                                                                                                                                                                                                   |
|------|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A    | (20)               | One of the two inputs to the adder/subtractor, see also B.                                                                                                                                                                                                              |
| А7   | (03)               | The most significant address bit which<br>selects one of the two delay lines which<br>constitute the memory.                                                                                                                                                            |
| В    | (20)               | One of the two inputs to the adder/sub-<br>tractor. During subtraction B is sub-<br>tracted from A.                                                                                                                                                                     |
| BD   | (21)               | A flipflop used to detect whether any bits<br>in the A, B, or X registers are l. Used<br>in evaluating JC.                                                                                                                                                              |
| ВМ   | (23)               | <ul> <li>An AND of the conditions <ol> <li>Skip or Set instructions,</li> <li>The bit time (BT) of the selected bit, and</li> <li>State SL.</li> </ol> </li> <li>In the state diagram, BM is used in broad sense of 1 to mean Bit Manipulation instructions.</li> </ul> |
| BT   | (18)               | The bit manipulation instructions designate<br>a specific bit time. BT is true during<br>that time.                                                                                                                                                                     |
| BU   | (05)               | The eight data input switches are scanned<br>by TO through T7 and ORed together to pro-<br>duce the serial signal BU.                                                                                                                                                   |
| с    | (19)               | The carry flipflop in the adder.                                                                                                                                                                                                                                        |
| CL   | (04)               | True when the Clear pushbutton is depressed.                                                                                                                                                                                                                            |
| СМ   | (02)               | The comparison between the memory address<br>register and the desired address is true.<br>CM is only valid during T7.                                                                                                                                                   |
| CP   | (01)               | Major system clock pulse. A bit time starts with the negative going transition of $\overline{CP}$ .                                                                                                                                                                     |
| CR   | (19)               | Carry to the next bit before being delayed by C.                                                                                                                                                                                                                        |

| СТ            | (25) | Output of multivibrator.                                                                                        |
|---------------|------|-----------------------------------------------------------------------------------------------------------------|
| СҮ            | (21) | A flipflop which holds the carry from the previous byte.                                                        |
| <del>C7</del> | (01) | Clock pulse that occurs only during T7. Has same phase as $\overline{CP}$ .                                     |
| DA            | (04) | Display Address (from pushbutton of that name). Goes to ground when button is pushed.                           |
| DD            | (04) | Display Data (from Read Memory pushbutton)<br>after being cleaned up. Goes to ground<br>when button is pushed.  |
| DEX           |      | Index address mode.                                                                                             |
| DLO           | (24) | Output of memory delay line 0.                                                                                  |
| DL1           | (24) | Output of memory delay line 1.                                                                                  |
| EA            | (04) | Enter Address (from Set Address pushbutton)<br>after being cleaned up. Goes to ground when<br>button is pushed. |
| ED            | (22) | Automatic processing should End after the current instruction is finished.                                      |
| ĒN            | (04) | Enter Data (from Store Memory pushbutton)<br>after being cleaned up. Goes to ground<br>when button is pushed.   |
| F1/F2         | (01) | Inputs to delay line clock drivers.                                                                             |
| GO            | (04) | Signal from Start Pushbutton after being cleaned up. Goes to ground when button is pushed.                      |
| ĦT            | (04) | Signal from Stop Pushbutton. Goes to ground when button is pushed.                                              |
| IMMED         |      | Immediate or constant address mode.                                                                             |
| IN            | (04) | True during byte time when location 377 (Input) is being read from memory.                                      |
| IND           |      | Indirect address mode.                                                                                          |

| 10/17   | (14) | Generally the I register is the instruction<br>register. I7 is the most significant bit<br>and I0 is the least significant bit. As<br>an instruction register, I holds the first<br>byte of an instruction. |  |  |  |  |  |
|---------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| J       |      | Any Jump instruction. See also JD, JI, JM, JP.                                                                                                                                                              |  |  |  |  |  |
| JC      | (21) | Jump Conditions are true; the Jump should be made.                                                                                                                                                          |  |  |  |  |  |
| JD      |      | A Jump instruction with direct addressing (not indirect).                                                                                                                                                   |  |  |  |  |  |
| JDLO    | (24) | Input to delay line 0.                                                                                                                                                                                      |  |  |  |  |  |
| JDL1    | (24) | Input to delay line 1.                                                                                                                                                                                      |  |  |  |  |  |
| JI      |      | A Jump instruction with indirect addressing.                                                                                                                                                                |  |  |  |  |  |
| ЈМ      |      | A Jump and Mark instruction.                                                                                                                                                                                |  |  |  |  |  |
| JP      |      | A straight Jump instruction (no Mark).                                                                                                                                                                      |  |  |  |  |  |
| JSO/JS4 | (10) | Inputs to 5 state flipflops.                                                                                                                                                                                |  |  |  |  |  |
| KP      | (22) | This signal is ground if a skip is required in the bit test instructions.                                                                                                                                   |  |  |  |  |  |
| KS      | (06) | Shift control to K register. At ground, $\overline{\text{KS}}$ indicates a shift.                                                                                                                           |  |  |  |  |  |
| K0/K7   | (07) | The K Register controls the data lamps. K7 is the most significant bit.                                                                                                                                     |  |  |  |  |  |
| LC      | (02) | Carry flipflop for memory address (L)<br>register. When LC is a l at T7 the next<br>address is 177 (and 377).                                                                                               |  |  |  |  |  |
| LS      | (18) | Shift control signal for left shifting.                                                                                                                                                                     |  |  |  |  |  |
| L0/L7   | (02) | Memory address register. Read serially via L0.                                                                                                                                                              |  |  |  |  |  |

| MEM |      | Memory address mode.                                        |  |  |  |  |  |  |
|-----|------|-------------------------------------------------------------|--|--|--|--|--|--|
| MR  | (03) | Memory read. Is the output of DLO or DLl as selected by A7. |  |  |  |  |  |  |
| OF  | (19) | Overflow as detected by the adder.                          |  |  |  |  |  |  |
| ov  | (21) | Overflow delayed for one byte time.                         |  |  |  |  |  |  |
| PF  | (22) | Four is to be added to the P register (Plus Four).          |  |  |  |  |  |  |
| РО  | (22) | One is to be added to the P register (Plus One).            |  |  |  |  |  |  |
| ΡT  | (22) | Two is to be added to the P register<br>(Plus Two).         |  |  |  |  |  |  |
| QB  | (09) | State to wait for Start button to be released.              |  |  |  |  |  |  |
| QC  | (09) | Idle state for manual operations.                           |  |  |  |  |  |  |
| QD  | (09) | State to seek address comparison for manual operations.     |  |  |  |  |  |  |
| QE  | (09) | State to execute manual operations.                         |  |  |  |  |  |  |
| QF  | (09) | State to wait for control buttons to be released.           |  |  |  |  |  |  |
| R   | (03) | Desired address in logic complement form.                   |  |  |  |  |  |  |
| RR  | (18) | Control signal for right shifts and rotates.                |  |  |  |  |  |  |
| SA  | (09) | State to seek P register.                                   |  |  |  |  |  |  |
| SB  | (09) | State to read and update P register.                        |  |  |  |  |  |  |
| SC  | (09) | State to seek instruction.                                  |  |  |  |  |  |  |
| SD  | (09) | State to read first byte of instruction.                    |  |  |  |  |  |  |
| SE  | (09) | State to read second byte of instruction.                   |  |  |  |  |  |  |
| SF  | (09) | State to seek indirect address.                             |  |  |  |  |  |  |
| SG  | (09) | State to read indirect address.                             |  |  |  |  |  |  |
| SH  | (09) | State to seek X register.                                   |  |  |  |  |  |  |

-13-

| SJ    | (09) | State to do index address computation.                                                              |
|-------|------|-----------------------------------------------------------------------------------------------------|
| SK    | (09) | State to seek operand.                                                                              |
| SL    | (09) | State to read operand and execute bit manipulation instructions.                                    |
| SM    | (09) | State to seek A, B, or X register.                                                                  |
| SN    | (09) | State to execute change to A, B, or X (also P) register.                                            |
| SP    | (09) | State to load I with A, B, or X register.                                                           |
| SQ    | (09) | State to modify P in Jump and Mark instructions.                                                    |
| SR    | (09) | State to seek address for storing in memory.                                                        |
| SS    | (09) | State to store data in memory.                                                                      |
| ST    | (09) | State to seek P register.                                                                           |
| SU    | (09) | State to seek A or B register.                                                                      |
| SUM   | (19) | Output of adder.                                                                                    |
| SV    | (09) | State to read A or B register.                                                                      |
| SW    | (09) | State to perform shift/rotates in W register.                                                       |
| SX    | (09) | State to seek A or B register.                                                                      |
| SY    | (09) | State to store W register in A or B<br>register.                                                    |
| SZ    | (09) | State to evaluate jump conditions.                                                                  |
| S0/S5 | (09) | Five flipflop state register.                                                                       |
| т0/т7 | (01) | Bit time counter. TO is true during first<br>bit time of a byte.                                    |
| ТМ    |      | A transfer to memory, i.e., a Store A, B,<br>or X instruction.                                      |
| TS    | (21) | True for the byte time after SN in addi-<br>tion and subtraction. Controls writing<br>of OV and CY. |

| TX    | (18) | Intermediate signal used in shifts,<br>rotates, and bit manipulation<br>instructions. |  |  |  |  |
|-------|------|---------------------------------------------------------------------------------------|--|--|--|--|
| UT    | (04) | True during time location 200 (Output) is being read from memory.                     |  |  |  |  |
| WD    | (23) | Write data. Data to be written in the memory.                                         |  |  |  |  |
| WT    | (23) | Write time. Time to write in the memory.                                              |  |  |  |  |
| W0/W7 | (17) | W register. W0 is least significant bit.<br>A general utility register.               |  |  |  |  |

The major logical elements of the system are shown in the block diagram on page \_\_\_\_. The KENBAK-1 computer differs internally in its structure from the majority of computers in these two ways:

 The computer is serial. Data is read, or written, from the memory one bit at a time. Thus it takes eight clock times to read a byte from the memory.

2. The programming registers (A, B, X and P) do not exist as actual hardware registers. Instead, a fewer number of hardware registers are time-shared to provide the necessary data manipulation.

In the block diagram, the source of the clock signals is an RC multivibrator which runs at twice the fundamental system frequency. The clock pulse generator produces the basic system clock,  $\overline{CP}$ , which is a square wave. One bit time lasts from one positive-to-ground transition to the next such transition:



There are eight bit times: T0, T1, T2, T3, T4, T5, T6, and T7. These are generated by the bit time register in which a single bit shifts. Following T7, T0 is generated

-16-







A byte time lasts eight bit times, from the start of T0 to the next start of T0.

It is useful to have a clock pulse which only occurs during T7 bit time. This is  $\overline{C7}$ :



-18-

The memory for the computer consists of two delay lines or shift registers, each of 1,024 bits. Therefore each will hold 128 bytes of information. Bytes with addresses 000 to 177 (octal) are in delay line 0 and bytes with addresses 200 to 377 (octal) are in delay line 1.



After byte 177 is read, byte 000 will appear in delay line 0. At the same time that byte 000 is read from delay line 1, byte 200 is read from delay line 2. Circulation of the information within the delay lines in continuous. It never stops.

Eight bits are required to address a byte since  $2^8 = 256$ . The most significant address bit, A7, selects the delay line. The seven least significant address bits select a position or a time slot within the delay lines.

The memory address register (the L register) shifts serially and counts one each byte time. The counting, or adding one, is a serial process.

Whenever reading or writing is to occur, the desired address is set up as the serial signal R. When the seven least significant bits of R are equal to the seven least significant bits of the memory address register, then the

-19-

next byte time is when the data for the desired address will be at the input and output of the memory. The most significant bit of R is used to determine A7, the delay line selection signal. The memory address register is, in effect, one byte time ahead of the memory.

The comparison between the memory address register and R is summarized by the signal CM during T7. Comparison exists if CM is true at this time. Address comparison does not exist if CM is false at this time.

As an instruction is executed, the computer proceeds through a series of steps. For example, the computer has to find address 003 (the P register), then it has to read and update the value of P, then it has to find the instruction, read the instruction, etc. While it is doing these things, the computer is in certain states. The fact that the computer is in a given state defines what it is to do while it is in that state. The data read from the memory and other conditions including the current state of the computer defines the next state. Thus the computer advances from state to state.

The computer has 29 valid states and 3 invalid states. Should an invalid state occur, which it shouldn't except when power is turned on, a valid state is generated next. The 32 total states result from the combinations of five flipflops, S4, S3, S2, S1, S0. The five signals are applied to decoders which generate 32 outputs. Only one of these

-20-

outputs can be true at any given time. This is the current state of the computer.

A state always starts and ends with the end of T7 (or the beginning of T0). It may last one byte time or it may last for many byte times.

The names for the decoded state outputs are two letter symbols which start with S or Q. No signal other than a state signal is assigned a two letter code starting with S or Q.

The nature of the decoder is such that the single true output is at ground while all of the rest of the decoded state signals are positive. Hence the outputs of the decoder are labelled  $\overline{Si}$  and  $\overline{Qi}$  to conform to positive logic.

The next state of the computer and when it advances are determined by many factors:

- 1. The current state,
- 2. Has the desired address been found,
- 3. Is a halt required,
- 4. The instruction and its addressing mode,
- 5. Are the jump conditions met,
- 6. The panel or control switches.

There is a serial adder/subtractor with two inputs, A and B. In subtraction, B is subtracted from A. Overflow and carry out of a byte are detected, and in addition and subtraction instructions, used to update the OF and CA bits

-21-

in locations 201, 202, and 203.

Most of the time, the I register is used as the instruction register to hold the first byte of the instruction. It is also used to hold the data for storing into the memory and for manual console operations. Except when information is being transferred in or out serially, the I register does not shift.

The W register is a general purpose working register which holds data, addresses and operands. It will be discussed at length later. Shift operations, for the Shift and Rotate instructions, are performed in it. Except for some bit times during these instructions, the W register is always shifting.

The memory (two delay lines) have their outputs connected to their inputs so that data is retained or held. New information is entered in different ways, but the usual way is through the use of the Write Data and Write Time signals. New data, equal to Write Data, is entered into the delay line specified by the A7 address bit when Write Time is true.

The input control for delay line 1 allows some special information to be entered into it alone. The states of the eight data switches are converted to a serial signal, BU. This is entered into address 377. The Clear pushbutton will erase the contents of address 377.to all zeroes. The overflow

-22-

and carry bits are entered into location 201, 202, 203 by direct entry through delay line 1 input control.

The actual delay lines used are MOS shift registers which require two clock signals out of phase with each other. One occurs during the even bit times and the other occurs during the odd bit times.

Several of the front panel control switches require some "cleaning up" before they can be used. After the contact bounce is eliminated they are used in the next state determination to control the reading and entry of data, the display of data, and starting and stopping of the computer. The data to be displayed in the lights may originate in the W register or in the memory.

-23-

#### STATE DIAGRAM

The state diagram for the computer is presented on pages <u>25</u>, <u>26</u>, and <u>27</u>. State names which start with S pertain to automatic operations of the computer or the Run mode. State names which pertain to manual operations start with the letter Q. Of the three pages of state diagrams, the first page pertains to manual operations and automatic operations which are common to one and two byte instructions. The second page involves only two byte instructions and the third page is for one byte instructions.

A state lasts for one or more byte times. It always starts with the beginning of a TO and it always ends with the end of T7. A state is represented in these diagrams as a circle. Directed lines, the state transitions, interconnect the states. Each line is labelled with logical conditions under which the transition occurs. All of the lines which leave a state must have a logical sum which is equal to 1. Otherwise the computer might become trapped in a state with no valid exit. Also, if more than one line leaves a state, the logical product of any two must be 0. Otherwise the logical transition would not be clearly defined.

-24-







When the computer finishes any instruction, the SA state results. This may be regarded as the start of the next instruction. In state SA, the desired address is 3 which is the address of the P register. Therefore the function of state SA is to locate the P register. If, during T7, the comparison signal, CM, is false, state SA will be regenerated for another byte time. If the comparison signal is true, then the next state will be SB. SB

State SB lasts one byte time. While it is true, the P register is being read from the memory. The value of the P register being read is the address of the instruction which was last completed. The P register increment control circuits, through signal PO, have a value which tells how many memory locations this last instruction occupied. This increment is added to the old contents to obtain the address of the next instruction. The sum is written back into the memory and is also transferred to the W register. At the conclusion of state SB, location 3 in the memory and the W register both contain the address of the next instruction.

If signal ED is true at the end of SB, this indicates the computer should stop, either because the last instruction was a Halt or because the Stop button was depressed.

SA

-28-

Then the next state is QC. If the signal ED is false, the computer continues its automatic operations by going to state SC.

### SC

The function of state SC is to find the next instruction. The desired address is in the W register and this is compared to the memory address register until a comparison is found. When CM is true at T7, the state register advances to state SD.

#### SD

During state SD, a one byte time state, the first byte of the instruction is transferred to the I register. The data path for this is through the A input of the adder. If I3 + I2 is true during T7, the instruction has two bytes. In this case the next state is SE. If I3 + I2 is not true, the instruction being read from the memory consists of only one byte and then the next state is SU. (The signal to use is I3 + I2, and not I2 + I1, because the instruction still has one bit position to shift in the I register. This will occur at the same time that SD ends.)

#### SE

During SE, which lasts one byte time, the second byte of the instruction is transferred to the W register. There is one exception to this rule. If the instruction is Store Constant (also called Store Immediate), the W register is

-29-

loaded with the address of the second byte of the instruction and not with the contents of the second byte. This is accomplished through the adder inputs.

# A B SUM

| Store Immediate     | WO | тО | Address of second byte  |
|---------------------|----|----|-------------------------|
| Not Store Immediate | MR | 0  | Contents of second byte |

Since the W register contained the address of the first byte of the instruction, in the Store Immediate instructions the sum will be the address of the second byte. In all other cases the sum will be equal to the contents of the second byte. In either case it is the sum which is transferred to the W register.

Depending upon the addressing mode and the type of instructions, state SE may be followed by four other states. For indirect addressing, SF follows. For indexed addressing (without indirect addressing) SH is next. For direct memory addresses to find operands, state SK follows. If no operand is to be found, state SM follows.

Generally, regardless of the addressing mode, all of the two byte instructions will involve state SM which is a search for the A, B, or X register. If the instruction will change A, B, or X, then during SM the W register will contain the operand. If A, B, or X is to be stored in memory, then the W register will contain the address of

-30-

the location where A, B, or X is to be stored. If the instruction is a Jump, then W will contain the target address during SM.

The bit manipulation instructions are two bytes and have memory addressing, but they do not advance to state SM because they test or modify a location in the memory and not the A, B, or X registers.

## SF

State SF is a search for an indirect address which is in the W register. When found, state SG results. SG

During SG, the contents of the indirect address location are transferred to the W register. If indexing is required also, state SH follows. For a Jump Indirect or a Store without indexing, then SM is next. Otherwise state SK for finding the operand follows.

# SH

In state SH a search for the X register, address 2, is made. When found, the state counter advances to SJ. State SH is preceeded by SE if there is indexing without indirect addressing. It is preceeded by SG if indirect addressing is also involved.

## SJ

During SJ, a one byte time state, the contents of the X register are added to the contents of W. The result is

-31-

stored in W. For Store instructions, state SM follows. For other instructions, SK is the next state. SK

On entering state SK, the W register contains the address of the operand. This may have been directly from the instruction or it may have been derived from indirect and indexing operations. Using this operand address, a search is made for the operand. When found, state SL follows.

#### SL

For the non-bit manipulation instructions, the W register is loaded with the operand. At the end of the byte time, for these instructions, state SM is next. For the Set 0 or Set 1 instructions, the designated bit is set during SL. For the Skip on 0 and Skip on 1 instructions, the P register increment control is set as necessary. The bit manipulations are then finished and state SA is the next state.

#### SM

State SM is a search for the A, B, or X register as defined by the instruction. (For Jump Unconditional instructions, a search is made for the A register.)

For instructions which modify the A, B, or X registers, the W register contains the operand. State SN follows.

-32-

For instructions which will store A, B, or X in the memory, the W register contains the address where the data is to be stored. State SP follows.

For the Jump instructions, the W register contains the target address. The target address is the jump address or the "mark" address. State SZ follows. SN

The instructions which change A, B, or X do so during SN. The W register contains the operand. A, B, or X is read from the memory. The required operation is performed and the results are stored into A, B, or X. One byte time is required and then these instructions are finished. State SA is next.

In the Jump instructions (see SZ and ST), the address in W is transferred to the memory to become the new value of the P register.

### SP

To store A, B, or X in the memory, the I register is loaded with the contents of A, B, or X. Since this destroys the instruction code in I, all of the remaining parts of the instruction can only be dependent upon the state. Upon leaving SP for state SR, the I register contains a byte to be stored in the memory and the W register contains the address where it is to be stored.

SQ (See after ST)

-33-

In state SR the address corresponding to the contents of the W register is sought. When found, state SS is generated.

```
SS
```

In state SS the contents of the I register are transferred to the memory. This state is used in the Store instructions or in the Jump and Mark instructions. In all cases it concludes the instruction and state SA follows at the end of the byte time.

SZ (Out of sequence)

In the Jump instructions, after the A, B, or X register is located in state SM, state SZ follows. The jump conditions are evaluated during this byte time while A, B, or X is being read from the memory. If no jump is to be made, state SA follows SZ. If the jump is to be made, state ST follows.

ST

State ST is a search for the P register, address 3. In the Jump instructions without "marking", state SN follows after address 3 is found. For the Jump and Mark instructions, state SQ follows.

SQ (Out of sequence)

Two things occur during SQ. The I register is loaded with the value of the P register plus 2. This is the return address. At the same time the P register,

SR

-34-

address 3, is set to the value of the target address in the W register. This target address is where the return address will be deposited. The P register increment control is set to add one so that the next instruction will be taken from the address following the target address. After state SQ, states SR, SS, and SA, all discussed previously, follow.

SU

(The five remaining S states pertain to one byte instructions.) If the instruction read in state SD is a one byte instruction, then state SU follows. A search is made for address 0 or 1 (A or B registers). When found, the state register advances to SV. SV

In state SV, the A or B register is transferred to the W register. For the Halt and No-op instructions this state is the last and state SA follows.

SW

Shifts and rotates are executed in state SW which lasts one byte time. Following SW is state SX. SX

A search for address 0 or 1 (A or B) is made. When found, the next state is SY.

#### SY

The shifted or rotated value of the original A or B register is written back into location 0 or 1. This finishes the Shift and Rotate instructions and the next state is SA.

-35-

```
SZ (See after SS)
QA (Not used)
QB (See after QF)
QC
```

When the computer is halted, state QC is the idle state. If one of the control switches (Store Memory, Display Address, or Read Memory) is pushed, the control advances to state QD.

During IN time of QC, the I register is always loaded with the contents of location 377. If the Set Address switch is pushed, generating EA, the contents of the I register are transferred to the W register.

If the Start button is pushed, control advances to state QB.

# QD

In state QD the address which is equal to the contents of the W register is sought. When found, state QE is next. QE

In state QE, the action depends on which button was pushed:

| Store Memory    | (EN) | : | Transfer<br>Add l to | I to Memory,<br>W |
|-----------------|------|---|----------------------|-------------------|
| Display Address | (DA) | : | Transfer             | W to K            |
| Read Memory     | (DD) | : | Transfer<br>Add 1 to | Memory to K,<br>W |

State QF follows after one byte time.

The state register control waits at QF until the control buttons are released. When they are released, state QC is generated.

QB (Our of order)

State QB "remembers" that Start was depressed but prevents control from advancing until Start is released. When Start is released, state SA is generated.

QF

#### DEFINITION OF LOGIC ELEMENTS

The logical circuits for the computer are implemented with 14 types of integrated circuits. Each type has a distinctive schematic symbol. In the following pages these symbols are defined.

An integrated circuit package has 14 leads (16 leads for the type 7442). Pin 7 is ground and pin 14 is +5 volts (for type 7442, pin 8 is ground and pin 16 is +5 volts). A package may contain a number of independent circuits. Each circuit is defined by its input and output pins and a typical input-output relationship is given as a logical expression.

Additional information on these circuits can be found in manufacturers' data sheets or handbooks. Some manufacturers of these circuits include

Motorola SemiconductorNational SemiconductorsTexas InstrumentsSignetics

Fairchild Semiconductor

though this is not an exhaustive list. Each manufacturer has a distinctive nomenclature for his units though they all generally involve the four digit 74-- number.

In the actual schematics, the input pins may be ordered differently from the definition.

-38-







Q IS EQUAL TO DATA JUST PRIOR TO LAST 0 TO 1 CLOCK TRANSITION SET AND RESET ARE NOT USED







7474 7479

## LOGIC SCHEMATICS

In the following pages, the complete logic schematics for the computer are given. Each page is given a "local" two digit reference number which is used to cross reference the sheets. Some signals are so widely used that they are not cross referenced. These include

 $\overrightarrow{CP}$ ,  $\overrightarrow{C7}$ , T0, T1, T2, T3, T4, T5, T6, T7 (sheet 01) Original state signals,  $\overrightarrow{S1}$  and  $\overrightarrow{Q1}$  (sheet 09)

Original I7, I6, I5, I4, I3, I2, I1, I0 (sheet 14) In addition, signals which originate and which are used on the same sheet are not cross-referenced. Cross referencing is only backwards, from use to source.

Each logic element shown in the schematics contains a one, two, or three digit number which is the number of the integrated circuit package. This identity number is etched on the printed circuit board.

-42-

























































































